Holiday
DELTA台達208 W2W3W4
This course follows the SOC Design course, ba<x>sed on a self-developed IC validation platform (FSIC – Ful-Stack IC). Participants will design an application accelerator and integrating it into SoC, validate it with FPGA and go through IC physical implementation and signoff flow. The course equips participants with the skills and knowledge required to become full-stack IC designers, able to handle all development stages from front-end design, back-end implementation, system debugging and em<x>bedded programming. Upon course completion, participants will have the skills and knowledge to tape out SOC chip designs from concept to production. The course contains
Course keywords: SOC, IC Design, FPGA Design, Logic Design, em<x>bedded System, EDA Lectures on Design 1. Introduction to FSIC Architecture. 2. High-level Synthesis using ASIC HLS tool – Catapult. 3. Advanced HLS Topics. 4. Chip design flow. 5. Design for Test 6. Low Power Design. 7. SOC Chip Level Design Components and Issues. 8. Selected topics on high-performance Design 9. Advanced Static Timing Analysis 10. Advanced Verification techniques. Design Flow/Tool 1. Catapult (ASIC HLS) 2. Design Compiler 3. IC Compiler II – Floorplan, Placement, Clock Tree, Routing 4. IC Validator – DRC, LVS 5. PrimeTime – Timing Signoff 6. Optional - DFT and PrimePower Laboratory 1. fisc-sim: FSIC Simulation 2. catapult-hls: Catapult HLS Lab 3. snp-fe: Synopsys Front-end Lab 4. snp-be: Synopsys Back-end Lab 5. hls-ap: Application Accelerator – ASIC Implementation 6. hls-dma: DMA for Application Accelerator – FPGA implementation 7. fsic-fpga – FPGA implementation for Application Accelerator & DMA 8. fsic-final : Final Project with ASIC flow signoff 9. snp-lp : low power design (optional ) 10. snp_dft : design for test ( optional ) Upon completion of the course, students will be able 1. Learn Advanced topics in IC Design, SOC chip-level design 2. Develop an Application Accelerator 3. Complete IC design flow, and be ready for tape out. Prerequisite: R26; Course: SOC Design R26; Get approval from instructor Grading: Midterm: 10% Labs: 60% Final Project: 30%
MON | TUE | WED | THU | FRI | |
08:00108:50 | |||||
09:00209:50 | |||||
10:10311:00 | |||||
11:10412:00 | |||||
12:10n13:00 | |||||
13:20514:10 | |||||
14:20615:10 | |||||
15:30716:20 | |||||
16:30817:20 | |||||
17:30918:20 | |||||
18:30a19:20 | |||||
19:30b20:20 | |||||
20:30c21:20 |
Average Percentage 90.4
Std. Deviation 4.94
X-Class,本課需先修過【系統晶片設計】或需要授課教師評估background。
-
-
-
-